DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9158
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGupta, Anu-
dc.date.accessioned2023-02-10T10:32:25Z-
dc.date.available2023-02-10T10:32:25Z-
dc.date.issued2010-
dc.identifier.urihttps://ieeexplore.ieee.org/document/5452015-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9158-
dc.description.abstractDigital Neural Network implementations based on the perceptron model require the use of multi-bit representation of signals and weights. This results in the usage of multi-bit multipliers in each neuron, leading to prohibitively large chip areas. Another problem with hardware implementations of neural networks is the low utilization of chip area due to complex interconnection requirements between successive neuron layers. In this paper we propose an architecture having a single layer of digital neurons that is reused multiple number of times with different weight vectors in order to achieve significant reduction in the required silicon area. The proposed architecture results in a significantly reduced power consumption (55% reduction for an 8 layer, 4 neuron per layer network). The paper also includes the results obtained on implementing the proposed architecture in 130 nm technology using MAGMA blast-fusion design tool.en_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectEEEen_US
dc.subjectNeural network hardwareen_US
dc.subjectNeuronsen_US
dc.subjectBiological neural networksen_US
dc.subjectComputer architectureen_US
dc.subjectComputer networksen_US
dc.subjectPaper technologyen_US
dc.titleA novel hardware efficient Digital Neural Network architecture implemented in 130nm technologyen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.