DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/9166
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGupta, Anu-
dc.date.accessioned2023-02-11T03:56:55Z-
dc.date.available2023-02-11T03:56:55Z-
dc.date.issued2016-
dc.identifier.urihttps://ieeexplore.ieee.org/document/7593038-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9166-
dc.description.abstractThis paper proposes a hardware optimized low power three stage compensated operational amplifier with a capability of driving a wide range of capacitive loads ranging from 200pF to 5nF. The amplifier is compensated by implementing Embedded Capacitance Multiplier (CM) Compensation on the outer Miller capacitor of traditional Reverse Nested Miller Compensation (RNMC) with a feed forward stage. This provides a unity gain bandwidth (UGB) greater than 1MHz and phase margin greater than 60° for the range of loads mentioned above. The circuit has a 100uW of DC power dissipation for a 2V supply. The proposed technique uses two compensation capacitances of 1pf and 500fF only. The design achieves a unity gain bandwidth of 9.227MHz at 500pF capacitive load. The simulation is carried for 180nm CMOS technology in Cadence Virtuoso environment.en_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectReverse Nested Miller Compensationen_US
dc.subjectEmbedded Capacitance Multiplier Compensationen_US
dc.subjectFeedforward Stageen_US
dc.subjectPhase Marginen_US
dc.subjectUnity Gain Bandwidthen_US
dc.titleA hardware optimized low power RNM compensated three stage operational amplifier with embedded capacitance multiplier compensationen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.