DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/9168
Title: Current-Mode PMOS capacitance multiplier
Authors: Gupta, Anu
Keywords: EEE
Capacitance multiplier
Low-voltage cascode mirroring
Dominant pole
Issue Date: 2017
Publisher: IEEE
Abstract: This paper presents a novel technique to achieve an effective capacitance, multiples of up to 40 times that of a capacitor embedded in electronic circuits thus minimizing the area of silicon die. The technique employed for multiplication is PMOS transistor based low-voltage cascode current mirroring consuming low-power. The proposed design, capable of achieving high multiplication factors, is simulated in Cadence using 180nm technology library. An application of the capacitance multiplier shifting the dominant pole by 254kHz of a 19.7dB gain common source amplifier is also presented.
URI: https://ieeexplore.ieee.org/document/8068658
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9168
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.