DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9408
Title: A high-speed, hierarchical 16×16 array of array multiplier design
Authors: Asati, Abhijit
Shekhar, Chandra
Keywords: EEE
CMOS logic circuits
Very large scale integration
CMOS process
Digital signal processing
Delay
Issue Date: 2009
Publisher: IEEE
Abstract: Array multipliers are preferred for smaller operand sizes due to their simpler VLSI implementation, in-spite of their linear time complexity. The tree multipliers have time complexity of O (log n) but are less suitable for VLSI implementation since, being less regular, they require larger total routing length, which may degrade their performance. Some hybrid architectures called dasiaarray of arraypsila multipliers have intermediate performance. These multipliers have a time complexity better than array multipliers, and therefore becomes an obvious choice for higher performance multiplier designs of moderate operand sizes. In this paper a 16times16 unsigned dasiaarray of arraypsila multiplier circuit is designed with hierarchical structure and implemented using conventional CMOS logic in 0.6 mum, N-well CMOS process (SCN_SUBM, lambda=0.3) of MOSIS. The proposed multiplier implementation shows large reduction in propagation delay and the average power consumption (at 20 MHz) as compared to 16-bit Booth encoded Wallace tree multiplier by F Jalil. The total transistor count, maximum instantaneous power, leakage power, core area, total routing length and number of vias are also presented.
URI: https://ieeexplore.ieee.org/abstract/document/5164200
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9408
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.