DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9409
Full metadata record
DC FieldValueLanguage
dc.contributor.authorAsati, Abhijit-
dc.contributor.authorShekhar, Chandra-
dc.date.accessioned2023-03-01T09:38:38Z-
dc.date.available2023-03-01T09:38:38Z-
dc.date.issued2021-02-
dc.identifier.urihttps://www.sciencedirect.com/science/article/pii/S0141933120306645-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9409-
dc.description.abstractHarris corner detection is an algorithm frequently used in image processing and computer vision applications to detect corners in an input image. In most modern applications of image processing, there is a need for real time implementation of algorithms such as Harris corner detection in hardware systems such as field-programmable gate arrays (FPGAs). FPGAs allow faster algorithmic throughput, which is required to match real time speeds or cases where there is a requirement to process faster data rates. High level synthesis tools offer higher abstraction level to designers with continued verification during the design flow and hence are getting popular with the design community. This paper proposes a high speed and area optimized implementation of a Harris corner detection algorithm. The proposed implementation was actualized using a novel high-level synthesis (HLS) design method based on application-specific bit widths for intermediate data nodes. Register transfer level (RTL) code was generated using MATLAB HDL coder for HLS. The generated hardware description language (HDL) code was implemented on Xilinx ZedBoard using Vivado software and verified for functionality in real time with input video stream. The obtained results are superior to those of previous implementations in terms of area(smaller gate count on target FPGA) and speed for the same target board.en_US
dc.language.isoenen_US
dc.publisherElsevieren_US
dc.subjectEEEen_US
dc.subjectHardware description languageen_US
dc.subjectRegister transfer languageen_US
dc.subjectField-programmable gate arrayen_US
dc.subjectHigh-Level Synthesisen_US
dc.subjectHarris corner detectionen_US
dc.subjectMATLAB HDL coderen_US
dc.titleReal time FPGA implementation of a high speed and area optimized Harris corner detection algorithmen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.