DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9410
Full metadata record
DC FieldValueLanguage
dc.contributor.authorAsati, Abhijit-
dc.contributor.authorShekhar, Chandra-
dc.date.accessioned2023-03-01T10:01:49Z-
dc.date.available2023-03-01T10:01:49Z-
dc.date.issued2008-
dc.identifier.urihttps://ieeexplore.ieee.org/abstract/document/4798406-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9410-
dc.description.abstractThe Array multipliers are generally preferred for smaller operand sizes due to their simpler VLSI implementations, in-spite of their linear time complexity. The tree multipliers have time complexity of O (log n) but are unsuitable for VLSI implementation since they require larger total routing length, which may degrade performance. The properties of simpler VLSI implementation can be combined with fully pipelined circuit design using CMOS TSPC (true single phase clock) logic design style to improve throughput of array multipliers. In this paper an improved high speed, fully pipelined 8times8 signed Baugh Wooley multiplier circuit has been designed and implemented using CMOS TSPC logic in 0.6 mum, N-well CMOS process (SCN_SUBM, lambda=0.3) of MOSIS utilizing optimized TSPC logic cells. The simulation results after parasitic extraction show that the inputs can be applied every clock and it can produce correct output after 17 clock cycles at 500 MHz clock rate. Thus the throughput of 500times10 6 multiplication per second is achieved using TSPC based fine grain pipelining. By designing and using novel TSPC full adder cell, our Baugh Wooley multiplier implementation shows large reduction in transistor count, average power and delay as compared to an implementation by Robert Rogenmoser and Qiuting Huang. The total transistor count, average power and maximum instantaneous power are indicated in comparison tableen_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectEEEen_US
dc.subjectArray-multipliersen_US
dc.subjectBaugh-Wooleyen_US
dc.subjectComplexity theoryen_US
dc.subjectOperand sizeen_US
dc.subjectClock cyclesen_US
dc.titleAn improved high speed fully pipelined 500 MHz 8×8 baugh wooley multiplier design using 0.6 μm CMOS TSPC logic design styleen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.