DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9423
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGupta, Anu
dc.contributor.authorAsati, Abhijit
dc.date.accessioned2023-03-02T06:26:32Z
dc.date.available2023-03-02T06:26:32Z
dc.date.issued2015
dc.identifier.urihttps://www.sciencedirect.com/science/article/pii/S1877050915001222
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9423
dc.description.abstractThis paper involves the design and comparative analysis of Han-Carlson and Kogge-Stone adders in sub-threshold regime using three different hybrid logic families. The performance metrics considered for the analysis of the adders are: power, delay and PDP. Simulation studies are carried out for 8, 16, 32 and 64 bit input data width. The proposed circuits show an energy efficient agreement with Spectre simulations using BSIM3v3 and BSIM4 models for 90 nm CMOS technology at 0.4 V supply voltage. The adder implementation outperforms its counterparts exhibiting low power consumption and lesser propagation delay as compared to conventional adders operated in the sub-threshold regionen_US
dc.language.isoenen_US
dc.publisherElsevieren_US
dc.subjectEEEen_US
dc.subjectPower-delay product (PDP)en_US
dc.subjectReverse body biasing (RBB)en_US
dc.subjectPass transistor (PT)en_US
dc.subjectTransmission gate (TG)en_US
dc.subjectKogge stone (KS)en_US
dc.subjectHan Carlson (HC)en_US
dc.titlePower-aware Design of Logarithmic Prefix Adders in Sub-threshold Regime: A Comparative Analysisen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.