DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9440
Title: Integrated Clock Gating Analysis of TG Based D Flip-Flop for Different Technology Nodes
Authors: Asati, Abhijit
Keywords: EEE
D flip-flop
Clock gating
Technology
LTSPICE
Flip-Flops
Integrated clock gating (ICG)
Issue Date: Dec-2021
Publisher: Springer
Abstract: Switching activities in a circuit results in the dynamic power dissipation of a circuit. In this work we investigated power consumption of transmission gate (TG) based D flip-flop designed using different technology nodes and power saving obtained by applying integrated clock gating (ICG) technique to this flip-flop. This work deals with implementation of a transmission gate-based D flip-flop in 3 different technology nodes, viz. 32 nm, 22 nm and 16 nm. The circuit level simulation was carried out using LTSPICE tool. The simulation result of D flip-flop shows power consumption with and without ICG at the different frequencies of operation and different data activity factors at these technology nodes. Although the power dissipation decreases with scaling down the technology node, the additional power saving may be obtained using the ICG approach at higher frequency of operation and high data activity factor, which has been investigated in this research work.
URI: https://link.springer.com/chapter/10.1007/978-981-16-2761-3_9
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9440
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.