DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9442
Title: An Improved Power Gating Technique with Data Retention and Clock Gating
Authors: Asati, Abhijit
Keywords: EEE
Power gating
Retention flip flop
Clock gating
LTSpice
SLEEP mode
Issue Date: 2021
Publisher: IEEE
Abstract: The design of microelectronic power management circuits offering low power in sleep mode without degrading the performance in normal mode is stringent requirement for electronic systems design for IoT and other low power VLSI applications. The retention flip-flops are used to retain the state of a power gated combinational circuit when it enters in the SLEEP mode. In this research a improved technique to integrate power gating, data retention with additional clock gating is proposed. Further, we have analyzed power gating operation of a 4×4 array multiplier circuit with state retention in SLEEP mode along with additional clock gating operation for 32 nm and 45 nm technology nodes. The power saving analysis of a multiplier with power gating technique considering the sleep activity factor and data input frequency is also presented.
URI: https://ieeexplore.ieee.org/abstract/document/9730489
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9442
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.