DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/9731
Title: Design of a Low Power 11T-1MTJ Non-Volatile SRAM Cell with Half-Select Free Operation
Authors: Chaturvedi, Nitin
Keywords: EEE
Half-select disturbance
Non-volatile memory
Spin transfer torque-magnetic random-access memory
Static noise margin
Static Random-Access Memory
Issue Date: 2020
Publisher: IEEE
Abstract: Over the past few decades, CMOS scaling has been a key driving factor to achieve faster, cheaper and denser digital systems. However, as the technology scales down, there is an exponential increase in leakage current which poses serious design challenges for low power system. SRAM being the biggest on-chip component, suffers from large static power dissipation which in turn significantly affects the overall performance of the system. In addition to large power consumption, SRAM cell also suffers from half-select disturbance issue which severely degrades the reliability of system. So, to address the aforementioned challenges, we review and compare the various existing SRAM cells in order to select the best SRAM cell design (TFC-9T) which offers advantages of low power and half-select disturbance free operation. To further reduce the static power consumption, we propose to modify the selected TFC-9T SRAM cell using emerging non-volatile magnetic tunnel junction (MTJ).
URI: https://ieeexplore.ieee.org/document/9342435
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9731
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.