DSpace Repository

Optimization of the Tunnel FET Device Structure for Achieving Circuit Performance Better Than the Current Standard 45 nm CMOS Technology

Show simple item record

dc.contributor.author Vidhyadharan, Sanjay
dc.date.accessioned 2023-04-06T10:29:21Z
dc.date.available 2023-04-06T10:29:21Z
dc.date.issued 2019-02
dc.identifier.uri https://link.springer.com/chapter/10.1007/978-3-319-97604-4_95
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/10226
dc.description.abstract In this work, the structure of a TFET device has been engineered such that it is not only better than most of the TFETs reported in literature, it’s performance is even better than the MOSFETs of the standard 45 nm CMOS technology. The device-level optimization has been discussed, in which, starting with a simple double-gate fully depleted TFET structure, the gradual improvement in device performance has been demonstrated such that the final ON current is comparable to that of the MOSFETs, while the OFF current remains at least three orders of magnitude lesser than the MOSFETs at the same 45 nm technology node. Optimization of the device structure has been carried out by studying the impact of various asymmetries in the device structure. This work is intentionally restricted only to the asymmetries which can be incorporated without any change in the standard process technology. en_US
dc.language.iso en en_US
dc.publisher Springer en_US
dc.subject EEE en_US
dc.subject CMOS technology en_US
dc.subject Tunnel FET Device Structure en_US
dc.title Optimization of the Tunnel FET Device Structure for Achieving Circuit Performance Better Than the Current Standard 45 nm CMOS Technology en_US
dc.type Book chapter en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account