DSpace Repository

Switched-Capacitor-Assisted Power Gating for Ultra-Low Standby Power in CMOS Digital ICs

Show simple item record

dc.contributor.author Rao, V. Ramgopal
dc.date.accessioned 2023-10-20T09:21:48Z
dc.date.available 2023-10-20T09:21:48Z
dc.date.issued 2020-12
dc.identifier.uri https://ieeexplore.ieee.org/document/9169784
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12556
dc.description.abstract This article presents Switched-Capacitor assisted Power Gating (SwCap PG) for reducing the leakage currents of large digital circuits. For the first time, PG switch is biased in the super turn-off and the super turn-on mode during the off-state and the on-state, respectively. A simple switched-capacitor network reconfigures and biases the PG switch in four different possible states with low area and power overhead. During the super turn-off, voltage stress is avoided in the PG switch when the circuit load uses supply voltage equal to the nominal VDD in a given technology, and maximum possible leakage current reduction is achieved by the optimal biasing of the gate voltage. The proposed SwCap PG is experimentally validated in the 180nm CMOS technology. Measurement results of CMOS SwCap PG show that leakage current and RON reduce by 186-226× and 18% respectively, as compared to the conventional PG. An alternate solution for SwCap network using MEMS devices as the switching elements is implemented for additional benefits. Measurement results of MEMS SwCap PG show that leakage current and RON reduce by 172× and 26% respectively, compared to the conventional PG. Finally, the applicability of the SwCap PG in the nano-scale CMOS technologies is addressed. en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject EEE en_US
dc.subject Switched-Capacitor assisted Power Gating (SwCap PG) en_US
dc.subject Charge pump en_US
dc.subject Super turn-on CMOS en_US
dc.subject Switched-capacitor circuits en_US
dc.subject Super cut-off CMOS en_US
dc.title Switched-Capacitor-Assisted Power Gating for Ultra-Low Standby Power in CMOS Digital ICs en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account