dc.contributor.author | Rao, V. Ramgopal | |
dc.date.accessioned | 2023-10-26T06:36:56Z | |
dc.date.available | 2023-10-26T06:36:56Z | |
dc.date.issued | 2014-02 | |
dc.identifier.uri | https://iopscience.iop.org/article/10.7567/JJAP.53.04EC16/meta | |
dc.identifier.uri | http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12633 | |
dc.description.abstract | In this paper, we present a fully-coupled and self-consistent continuum based three-dimensional numerical analysis to understand hot carrier and device self-heating effects for device-circuit co-optimization in Si gate-all-around nanowire FETs. We employ three-moment based energy transport formulations and two-dimensional quantum confinement effects to demonstrate negative differential conductivity in Si nanowire FETs and assess its impact on a CMOS inverter and three-stage ring oscillator. We show that strong two-dimensional quantum confinement yields volume inversion conditions in Si nanowire FETs and surround gate geometry enables better short-channel effect control. We find that hot carrier and self-heating effects can degrade ON-state current in Si nanowire FETs and severely limit the logic circuit performance due to the introduction of higher signal propagation delays. | en_US |
dc.language.iso | en | en_US |
dc.publisher | IOP | en_US |
dc.subject | EEE | en_US |
dc.subject | CMOS technologies | en_US |
dc.subject | Circuits | en_US |
dc.subject | Nanowire FETs | en_US |
dc.title | Negative differential conductivity and carrier heating in gate-all-around Si nanowire FETs and its impact on CMOS logic circuits | en_US |
dc.type | Article | en_US |
Files | Size | Format | View |
---|---|---|---|
There are no files associated with this item. |