DSpace Repository

A Novel Table-Based Approach for Design of FinFET Circuits

Show simple item record

dc.contributor.author Rao, V. Ramgopal
dc.date.accessioned 2023-10-28T04:35:02Z
dc.date.available 2023-10-28T04:35:02Z
dc.date.issued 2009-07
dc.identifier.uri https://ieeexplore.ieee.org/document/5075818
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12697
dc.description.abstract A new lookup-table (LUT) approach, based on normalization of the drain current with an I D - V G template, is proposed for simulation of MOS transistor circuits. The LUT approach is validated by considering two examples and by comparing the LUT results with mixed-mode (device-circuit) simulation results. This approach is implemented in a circuit simulator and integrated, for the first time, with an optimizer to enable efficient design of circuits, particularly those involving novel technologies for which compact models are not fully developed. Three FinFET-based circuits are designed to demonstrate the effectiveness of the proposed environment. Furthermore, it is shown that the table-based platform can take into account variations in process, supply voltage, and temperature during the design. en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject EEE en_US
dc.subject Circuit design en_US
dc.subject FinFET en_US
dc.subject Hierarchical particle swarm optimization (PSO) en_US
dc.subject Lookup table (LUT) en_US
dc.title A Novel Table-Based Approach for Design of FinFET Circuits en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account