dc.contributor.author | Rao, V. Ramgopal | |
dc.date.accessioned | 2023-10-28T06:45:23Z | |
dc.date.available | 2023-10-28T06:45:23Z | |
dc.date.issued | 2009-06 | |
dc.identifier.uri | https://ieeexplore.ieee.org/document/4812005 | |
dc.identifier.uri | http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12702 | |
dc.description.abstract | In this paper, we investigate the quality of MOSFET gate stacks where high- k materials are implemented as gate dielectrics. We evaluate both drain- and gate-current noises in order to obtain information about the defect content of the gate stack. We analyze how the overall quality of the gate stack depends on the kind of high- k material, on the interfacial layer thickness, on the kind of gate electrode material, on the strain engineering, and on the substrate type. This comprehensive study allows us to understand which issues need to be addressed in order to achieve improved quality of the gate stack from a 1/ f noise point of view. | en_US |
dc.language.iso | en | en_US |
dc.publisher | IEEE | en_US |
dc.subject | EEE | en_US |
dc.subject | Drain noise | en_US |
dc.subject | Gate noise | en_US |
dc.subject | MOSFETs | en_US |
dc.subject | 1/f noise | en_US |
dc.title | 1/f Noise in Drain and Gate Current of MOSFETs With High-k Gate Stacks Publisher: IEEE PDF | en_US |
dc.type | Article | en_US |
Files | Size | Format | View |
---|---|---|---|
There are no files associated with this item. |