DSpace Repository

Device and circuit performance issues with deeply scaled high-K MOS transistors

Show simple item record

dc.contributor.author Rao, V. Ramgopal
dc.date.accessioned 2023-10-30T10:53:42Z
dc.date.available 2023-10-30T10:53:42Z
dc.date.issued 2003
dc.identifier.uri citeseerx.ist.psu.edu/viewdoc/download?doi=10.1.1.119.501&rep=rep1&type=pdf
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12738
dc.description.abstract In this paper we look at the effect of Fringe-Enhanced-Barrier-lowering (FEBL) for high- K dielectric MOSFETs and the dependence of FEBL on various technological parameters (spacer dielectrics, overlap length, dielectric stack, S/D junction depth and dielectric thickness). We show that FEBL needs to be contained in order to maintain the performance advantage with scaled high-K dielectric MOSFETs. The degradation in high-K dielectric MOSFETs is also identified as due to the additional coupling between the drain-to-source that occurs through the gate insulator, when the gate dielectric constant is significantly higher than the silicon dielectric constant. The technology parameters required to minimize the coupling through the high- K dielectric are identified. It is also shown that gate dielectric stack with a low-K material as bottom layer (very thin SiO2 or oxy-nitride) will be helpful in minimizing FEBL. The circuit performance issues with high-K MOS transistors are also analyzed in this paper. An optimum range of values for the dielectric constant has been identified from the delay and the energy dissipation point of view. The dependence of the optimum K for different technology generations has been discussed. Circuit models for the parasitic capacitances in high-K transistors, by incorporating the fringing effects, have been presented. en_US
dc.language.iso en en_US
dc.publisher Institute of Electronics Engineers of Korea en_US
dc.subject EEE en_US
dc.subject MOSFET en_US
dc.subject High-K dielectric en_US
dc.subject DIBL en_US
dc.subject Parasitic capacitances en_US
dc.subject CMOS en_US
dc.title Device and circuit performance issues with deeply scaled high-K MOS transistors en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account