dc.contributor.author |
Rao, V. Ramgopal |
|
dc.date.accessioned |
2023-10-30T11:12:28Z |
|
dc.date.available |
2023-10-30T11:12:28Z |
|
dc.date.issued |
2003-10 |
|
dc.identifier.uri |
https://ieeexplore.ieee.org/document/1232930 |
|
dc.identifier.uri |
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12743 |
|
dc.description.abstract |
The impact of programming biases, device scaling and variation of technological parameters on channel initiated secondary electron (CHISEL) programming performance of scaled NOR Flash electrically erasable programmable read-only memories (EEPROMs) is studied in detail. It is shown that CHISEL operation offers faster programming for all bias conditions and remains highly efficient at lower biases compared to conventional channel hot electron (CHE) operation. The physical mechanism responsible for this behavior is explained using full band Monte Carlo simulations. CHISEL programming efficiency is shown to degrade with device scaling, and various technological parameter optimization schemes required for its improvement are explored. The resulting increase in drain disturbs is also studied and the impact of technological parameter optimization on the programming performance versus drain disturb tradeoff is analyzed. It is shown that by judicious choice of technological parameters the advantage of CHISEL programming can be maintained for deeply scaled electrically erasable programmable read-only memory (EEPROM) cells. |
en_US |
dc.language.iso |
en |
en_US |
dc.publisher |
IEEE |
en_US |
dc.subject |
EEE |
en_US |
dc.subject |
Monte Carlo methods |
en_US |
dc.subject |
Integrated circuit modeling |
en_US |
dc.subject |
Semiconductor memories |
en_US |
dc.title |
CHISEL programming operation of scaled NOR flash EEPROMs-effect of voltage scaling, device scaling and technological parameters |
en_US |
dc.type |
Article |
en_US |