DSpace Repository

Sub-100 nm CMOS circuit performance with high-K gate dielectrics

Show simple item record

dc.contributor.author Rao, V. Ramgopal
dc.date.accessioned 2023-10-31T06:39:58Z
dc.date.available 2023-10-31T06:39:58Z
dc.date.issued 2001-07
dc.identifier.uri https://www.sciencedirect.com/science/article/abs/pii/S0026271401000683
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12753
dc.description.abstract In this paper we look at the effect of fringing fields on the circuit performance by use of high permittivity (K) gate dielectrics in 70 nm CMOS technologies, from Monte-Carlo and mixed-mode simulations. Our results clearly show a decrease in the external fringing capacitance and an increase in the internal fringing capacitance, when the conventional SiO2 is replaced by high-K gate dielectrics. It also indicates an optimum K value for a given technology generation in terms of circuit and device short-channel performance. en_US
dc.language.iso en en_US
dc.publisher Elsevier en_US
dc.subject EEE en_US
dc.subject CMOS integrated circuits en_US
dc.subject High-K gate dielectrics en_US
dc.title Sub-100 nm CMOS circuit performance with high-K gate dielectrics en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account