DSpace Repository

Width and layout dependence of HC and PBTI induced degradation in HKMG nMOS transistors

Show simple item record

dc.contributor.author Rao, V. Ramgopal
dc.date.accessioned 2023-11-01T11:25:57Z
dc.date.available 2023-11-01T11:25:57Z
dc.date.issued 2016
dc.identifier.uri https://ieeexplore.ieee.org/document/7574649
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12797
dc.description.abstract This paper discusses in detail the effects of transistor width and layout on the Hot-Carrier (HC) and Positive Bias Temperature Instability (PBTI) induced degradation in nMOS transistors fabricated using a 28-nm gate-first HKMG CMOS technology. It is observed that the HC and PBTI induced degradation reduces with reduction in the width of HKMG nMOS transistors. The physical mechanisms behind this width dependence are attributed to reduction in the number of defect states in HfO2 for narrow width transistors. It is also shown that the long term reliability of the HKMG nMOS transistors could be further improved by dividing a single active into multiple actives, by increasing the active-to-active spacing and gate pitch. en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject EEE en_US
dc.subject Channel width en_US
dc.subject Charge trapping en_US
dc.subject High-K dielectric en_US
dc.subject Metal gates en_US
dc.subject Positive bias temperature instability (PBTI) en_US
dc.title Width and layout dependence of HC and PBTI induced degradation in HKMG nMOS transistors en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account