DSpace Repository

Parasitic Effects Depending on Shape of Spacer Region on FinFETs

Show simple item record

dc.contributor.author Rao, V. Ramgopal
dc.date.accessioned 2023-11-03T11:06:05Z
dc.date.available 2023-11-03T11:06:05Z
dc.date.issued 2007
dc.identifier.uri https://iopscience.iop.org/article/10.1149/1.2728844
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12854
dc.description.abstract Parasitic resistance and capacitance relating to spacer region of FinFETs were investigated by changing shape of the spacer region. The trade-off relationship between these two parasitic elements was demonstrated on the expansion of the fin width in the spacer region. The gate delay characteristic of the FinFETs was optimized by gradual expansion with triangular shape. It was indicated that not only parasitic resistance but also parasitic capacitance on the spacer region was significant for transistor performance. en_US
dc.language.iso en en_US
dc.publisher IOP en_US
dc.subject EEE en_US
dc.subject FinFETs en_US
dc.title Parasitic Effects Depending on Shape of Spacer Region on FinFETs en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account