DSpace Repository

Circuit Performance Improvement Using PDSOI-DTMOS Devices with a Novel Optimal Sizing Scheme Considering Body Parasitics

Show simple item record

dc.contributor.author Rao, V. Ramgopal
dc.date.accessioned 2023-11-04T03:58:25Z
dc.date.available 2023-11-04T03:58:25Z
dc.date.issued 2007
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12855
dc.description.abstract In sub-1V CNIOS technologies, the approach of increasing speed and reducing area of circuits with scaling is facing a severe challenge due to exponential increase in leakage currents. The DTMOS device has an ideal subthreshold slope and can be realized in mainstream CNIOS technologies that provide device isolation. PDSOI technology offers the desirable isolation of device bodies. However, the resistance and capacitance of body degrade the performance of PDSOI-DTMOS circuits. In order to maximize the performance of PDSOT-DTMOS circuits, we propose simple but accurate delay and input capacitance models and layout guidelines for DTMOS logic gates, which incorporate the effect of the body parasitics. We then use these models to optimize the sizing of PDSOI-DTMOS devices to maximize circuit performance. With this approach, we observe that DTNIOS offers a 60% reduction in leakage power for a given circuit speed in 50nm technology. en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject EEE en_US
dc.subject VLSI design en_US
dc.subject PDSOI-DTMOS en_US
dc.title Circuit Performance Improvement Using PDSOI-DTMOS Devices with a Novel Optimal Sizing Scheme Considering Body Parasitics en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account