DSpace Repository

Performance of Channel Engineered SDODEL MOSFET for Mixed Signal Applications

Show simple item record

dc.contributor.author Rao, V. Ramgopal
dc.date.accessioned 2023-11-04T06:27:07Z
dc.date.available 2023-11-04T06:27:07Z
dc.date.issued 2005
dc.identifier.uri https://ieeexplore.ieee.org/document/1635368
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12860
dc.description.abstract In this paper, with the help of simulations the concepts of source/drain (S/D) impurity profile engineering are proposed for reduction of the junction capacitance (Cj). It has been recently shown that it is possible to realize the benefits of PD- SOI technologies with the help of Source/Drain On Depletion Layer (SDODEL) MOSFETs, employing the bulk technologies. Here, for the first time, we investigated analog performance improvement with Single Halo SDODEL MOSFETs, as well as Double Halo SDODEL MOSFET and compared their performances with Double Halo MOSFETs (which will henceforth be referred as Control MOSFETs) with extensive process and device simulations. Our results show that, in Single Halo SDODEL MOSFET there is a significant improvement in the intrinsic device performance for analog applications (such as device gain, gm/I D etc.) for sub 100nm technologies. en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject EEE en_US
dc.subject MOSFET circuits en_US
dc.subject Silicon-on-insulator technology en_US
dc.subject Capacitance en_US
dc.subject Implants en_US
dc.subject Costs en_US
dc.subject Counting circuits en_US
dc.title Performance of Channel Engineered SDODEL MOSFET for Mixed Signal Applications en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account