DSpace Repository

Hardware Security of Scan Chain

Show simple item record

dc.contributor.author Asati, Abhijit
dc.date.accessioned 2024-11-26T09:00:47Z
dc.date.available 2024-11-26T09:00:47Z
dc.date.issued 2023
dc.identifier.uri https://ieeexplore.ieee.org/abstract/document/10440911
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/16494
dc.description.abstract The scan test is majorly used for testing the integrated circuits since scan chain architecture provides very good controllability and observability. This advantage might give an attacker an opportunity to obtain sensitive information thus leading to security issues. The motivation of this paper is to focus on circuit security maintaining the test quality i.e., good controllability and observability. In this proposed paper a new scan chain design has been suggested which has relatively less security issues as compared to the existing methods. The only requirement to operate in the test mode for the suggested method is the correct test authorization password. The attacker would not be able to obtain the desired scan data without valid test authorization, thus preventing scan based attacks (SBA). Another method has also been proposed in which EXOR gates are used in the middle of scan flip-flops to give inverted input to the scan chain leading to a two-level security. en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject EEE en_US
dc.subject Scan-chain en_US
dc.subject Subthreshold en_US
dc.subject Transmission Gate en_US
dc.subject LTspice en_US
dc.title Hardware Security of Scan Chain en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account