DSpace Repository

Design & Analysis of Performance-efficient Comparator for IoT Application

Show simple item record

dc.contributor.author Shekhar, Chandra
dc.contributor.author Gupta, Anu
dc.date.accessioned 2024-11-27T09:41:24Z
dc.date.available 2024-11-27T09:41:24Z
dc.date.issued 2022
dc.identifier.uri https://ieeexplore.ieee.org/document/9986363/authors#authors
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/16511
dc.description.abstract The regenerative latch comparator prototype for high-speed up to 1 Giga Hertz analog-to-digital conversion is shown in this article. Cascading structure of different modules makes the proposed comparator a suitable choice for various converters like SAR, Pipelined, Flash, etc. The proposed comparator achieves efficiency in terms of propagation latency, power consumption, and area as compared to the present state of the art mentioned in this work. Additionally, it uses the cadence schematic editor tool to illustrate how the performance of a comparator changes depending on its common-mode voltage (Vcm) and input (Vid) on TSMC 180 nm CMOS technology. en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject EEE en_US
dc.subject Comparator en_US
dc.subject Flash A/D en_US
dc.subject High speed en_US
dc.subject IoT en_US
dc.title Design & Analysis of Performance-efficient Comparator for IoT Application en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account