DSpace Repository

Statistical Timing for Parametric Yield Prediction of Digital Integrated Circuits

Show simple item record

dc.contributor.author Naidu, S.R.
dc.date.accessioned 2023-01-24T10:15:35Z
dc.date.available 2023-01-24T10:15:35Z
dc.date.issued 2006
dc.identifier.uri https://ieeexplore.ieee.org/document/1715423
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/8714
dc.description.abstract Uncertainty in circuit performance due to manufacturing and environmental variations is increasing with each new generation of technology. It is therefore important to predict the performance of a chip as a probabilistic quantity. This paper proposes three novel path-based algorithms for statistical timing analysis and parametric yield prediction of digital integrated circuits. The methods have been implemented in the context of the EinsTimer static timing analyzer. The three methods are complementary in that they are designed to target different process variation conditions that occur in practice. Numerical results are presented to study the strengths and weaknesses of these complementary approaches. Timing analysis results in the face of statistical temperature and V dd variations are presented on an industrial ASIC part on which a bounded timing methodology leads to surprisingly wrong results en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject Computer Science en_US
dc.subject Digital integrated circuits en_US
dc.subject Timing en_US
dc.title Statistical Timing for Parametric Yield Prediction of Digital Integrated Circuits en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account