Abstract:
In the past few years, thin-film transistor (TFT) technology has experienced a
rapid transition from amorphous silicon- (a-Si:H) and polysilicon-based TFTs
to zinc oxide (ZnO)-based TFTs, and because of this transition, transparent
TFTs have become a reality. In ZnO TFTs, which operate in accumulation
mode, the threshold voltage has remained ambiguous due to the existence of
grain boundary traps in the polycrystalline semiconducting channel. This
paper provides an analytical relationship of threshold voltage with grain
boundary trap density by assuming the grain boundary is a continuous onedimensional
line charge. A high density of grain boundary traps leads to a
high threshold voltage. However, its effect can be minimized by employing a
high-j gate dielectric. In this work, we have demonstrated the reduction of
threshold voltage in a ZnO TFT by using ZrO2 as a gate dielectric. A study of a
ZnO/ZrO2 interface is reported by fabricating a metal–insulator–semiconductor
capacitor structure. This interface is studied using capacitance–voltage
(C–V) and current–voltage (I–V) characteristics. The ZnO TFT with a ZrO2
gate dielectric exhibits a low subthreshold slope (131 mV decade 1), low gate
leakage current density (2.94 9 10 7 A cm 2) and low threshold voltage
(1.2 V). However, it also exhibits a counterclockwise hysteresis of 1.4 V,
which is attributed to the existence of oxygen vacancies.