DSpace Repository

Threshold voltage modelling and gate oxide thickness effect on polycrystalline silicon thin-film transistors

Show simple item record

dc.contributor.author Gupta, Navneet
dc.date.accessioned 2023-02-06T11:04:34Z
dc.date.available 2023-02-06T11:04:34Z
dc.date.issued 2007-10
dc.identifier.uri https://iopscience.iop.org/article/10.1088/0031-8949/76/6/006
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9012
dc.description.abstract This paper presents an analytical model for calculating the threshold voltage in polycrystalline silicon (poly-Si) thin-film transistors (TFTs) with large grains. In the present study, it is assumed that the oxide-silicon interface traps are uniformly distributed and the channel of the device contains only a single grain boundary. Further, the effect of gate oxide thickness on threshold voltage and hence on transfer characteristics has also been incorporated in this paper. It is observed that scaling down of the oxide thickness is an efficient way to reduce the threshold voltage and hence to improve the poly-Si TFT characteristics at different temperatures and trap densities. The results so obtained are compared with the available experimental data which show a satisfactory match thus justifying the validity of the model. en_US
dc.language.iso en en_US
dc.publisher IOP en_US
dc.subject EEE en_US
dc.subject Polycrystalline silicon en_US
dc.subject Thin-film transistors (TFTs) en_US
dc.title Threshold voltage modelling and gate oxide thickness effect on polycrystalline silicon thin-film transistors en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account