DSpace Repository

A New XOR-Free Approach for Implementation of Convolutional Encoder

Show simple item record

dc.contributor.author Chaubey, V.K.
dc.date.accessioned 2023-02-07T06:38:29Z
dc.date.available 2023-02-07T06:38:29Z
dc.date.issued 2016-03
dc.identifier.uri https://ieeexplore.ieee.org/document/7323829
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9033
dc.description.abstract This letter presents a new algorithm to construct an XOR-Free architecture of a power efficient Convolutional Encoder. Optimization of XOR operators is the main concern while implementing polynomials over GF(2), which consumes a significant amount of dynamic power. The proposed approach completely removes the XOR-processing operation of a chosen nonsystematic, feed-forward generator polynomial and reduces the logical operators, thereby the encoding cost. Hardware (HW) implementation of the proposed design uses Read-only memory (ROM) with a preprocessed addressing operations to reduce ROM size by nearly 50%. The results of the new architecture reduce the dynamic power up to 21.4% and HW cost up to 15% with lesser design complexity as compared to conventional method. The Hardware cosimulation of the architecture is first validated and then implemented with Xilinx Virtex-V FPGA. en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject EEE en_US
dc.subject XOR-Free architecture en_US
dc.subject Read-only memory (ROM) en_US
dc.subject Xilinx Virtex-V FPGA en_US
dc.subject Architecture en_US
dc.title A New XOR-Free Approach for Implementation of Convolutional Encoder en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account