DSpace Repository

FPGA based implementation & power analysis of parameterized Walsh sequences

Show simple item record

dc.contributor.author Chaubey, V.K.
dc.date.accessioned 2023-02-08T06:36:01Z
dc.date.available 2023-02-08T06:36:01Z
dc.date.issued 2014
dc.identifier.uri https://ieeexplore.ieee.org/document/6808063?reload=true&arnumber=6808063
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9075
dc.description.abstract This paper presents FPGA based implementation of the theory which replaces a general Sine and cosine function by set of orthogonal functions i.e. Walsh function. The paper further compares Parameterized `Serial In Serial Out' architectures based on classical counter approach. The investigation consider FPGA parameters like Area, Speed and Power and shows that using Gray-increment based architecture instead of Binary saves 6mW of power per symbol (64 Walsh chips per symbol) with 30% reduction in area. The design is implemented in VHDL code, simulated in MATLAB System Generator environment and validated with MATLAB Simulink Model. The design targeted Xilinx Virtex-5 “XC5VLX50T-1ff1136” FPGA device for the implementation and comparison. The design found their uses in many popular applications like Software Define Radio (SDR) including multiuser communications such as CDMA, WCDMA, VLSI testing, pattern recognition as well as image and signal processing. en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject EEE en_US
dc.subject CDMA en_US
dc.subject Rademacher function en_US
dc.subject SDR en_US
dc.subject System Generator en_US
dc.subject WCDMA en_US
dc.title FPGA based implementation & power analysis of parameterized Walsh sequences en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account