DSpace Repository

Hardware co-simulation of Walsh sequences for 3G Software Defined Radio

Show simple item record

dc.contributor.author Chaubey, V.K.
dc.date.accessioned 2023-02-08T06:41:21Z
dc.date.available 2023-02-08T06:41:21Z
dc.date.issued 2013
dc.identifier.uri https://ieeexplore.ieee.org/document/6733776
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9077
dc.description.abstract This paper aims the hardware co-simulation of parameterized Walsh code with classical counter architecture using MATLAB SIMULINK based Xilinx System Generator software tools. This is an implementation of the theory which replaces a general Sine and cosine function by set of orthogonal functions such as Rademacher functions and Walsh functions. We investigate 64-orthogonal set for 3G standard such as CDMA2000 and WCDMA with classical binary counter architecture and found that it consumes 28 mW and 130 mW at 100 MHz and 500 MHz respectively. The target FPGA device is Virtex-5 (XC5VLX50T-1ff1136). en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject EEE en_US
dc.subject SDR en_US
dc.subject System Generator en_US
dc.subject Rademacher function en_US
dc.subject Walsh functions en_US
dc.subject Walsh sequences en_US
dc.title Hardware co-simulation of Walsh sequences for 3G Software Defined Radio en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account