DSpace Repository

Hardware implementation of a novel edge-map generation technique for pupil detection in NIR images

Show simple item record

dc.contributor.author Gupta, Anu
dc.contributor.author Asati, Abhijit
dc.date.accessioned 2023-02-09T09:36:56Z
dc.date.available 2023-02-09T09:36:56Z
dc.date.issued 2017-04
dc.identifier.uri https://www.sciencedirect.com/science/article/pii/S2215098616305456#kg010
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9111
dc.description.abstract This paper proposes an edge-map generation technique for pupil detection in near infrared (NIR) images and its hardware implementation. The proposed edge-map generation technique is based on generating two different edge-maps of same eye image using Gaussian filtering, image binarization and Sobel edge detection operations and then combining them to a single edge-map using intersection operation on binary images. This technique reduces the false edges drastically in the edge-map of eye image, which is desirable for accurate and fast pupil detection. Field programmable logic array (FPGA) based hardware implementation of the proposed technique is presented, which can be used in iris localization system on FPGA based platforms for iris recognition application. The proposed edge-map generation hardware is a parallel-pipelined implementation. en_US
dc.language.iso en en_US
dc.publisher Elsevier en_US
dc.subject EEE en_US
dc.subject Iris localization en_US
dc.subject Pupil detection en_US
dc.subject Edge-map generation en_US
dc.subject FPGA based implementation en_US
dc.subject Hardware implementation en_US
dc.title Hardware implementation of a novel edge-map generation technique for pupil detection in NIR images en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account