DSpace Repository

Design of CNTFET-based 2-bit ternary ALU for nanoelectronics

Show simple item record

dc.contributor.author Gupta, Anu
dc.date.accessioned 2023-02-09T10:33:17Z
dc.date.available 2023-02-09T10:33:17Z
dc.date.issued 2013-08
dc.identifier.uri https://www.tandfonline.com/doi/abs/10.1080/00207217.2013.828191?journalCode=tetn20
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9122
dc.description.abstract This article presents a hardware-efficient design of 2-bit ternary arithmetic logic unit (ALU) using carbon nanotube field-effect transistors (CNTFETs) for nanoelectronics. The proposed structure introduces a ternary adder–subtractor functional module to optimise ALU architecture. The full adder–subtractor (FAS) cell uses nearly 72% less transistors than conventional architecture, which contains separate ternary cells for addition as well as subtraction. The presented ALU also minimises ternary function expressions with utilisation of binary gates for optimisation at the circuit level, thus attaining a simple design. Hspice simulations results demonstrate that the ALU ternary circuits achieve great improvement in terms of power delay product with respect to their CMOS counterpart at 32 nm. en_US
dc.language.iso en en_US
dc.publisher Taylor & Francis en_US
dc.subject EEE en_US
dc.subject MVL en_US
dc.subject CNT en_US
dc.subject Carbon nanotube field effect transistor (CNTFET) en_US
dc.subject Ternary ALU (TALU) en_US
dc.subject Ternary logic en_US
dc.title Design of CNTFET-based 2-bit ternary ALU for nanoelectronics en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account