DSpace Repository

Design of Logical Effort for Worst Case Power Estimation in a CMOS Circuit in 90 nm Technology

Show simple item record

dc.contributor.author Gupta, Anu
dc.date.accessioned 2023-02-09T11:06:34Z
dc.date.available 2023-02-09T11:06:34Z
dc.date.issued 2012
dc.identifier.uri https://www.seekdl.org/assets/pdf/20121214_010846.pdf
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9126
dc.description.abstract The Logical Effort model is mainly to reduce delay in a circuit, but does not show how to minimize power and area. This paper deals with an empirical modeling and design of logical effort for estimating power in CMOS logic gates. The power is estimated in a circuit using the power of standard inverter and the relationship established between Power (P) and Logical Effort (g), Electrical Effort (h) and Parasitic (p) have been proposed in this paper. To verify the above model a full adder circuitry producing just the carry-out in UMC 90nm CMOS technology having supply voltage of 1V is selected. The results obtained from the model are accurate to 85.5% of the values obtained. The tool used is cadence and the simulation is performed using spectre. en_US
dc.language.iso en en_US
dc.publisher IJAEE en_US
dc.subject EEE en_US
dc.subject Logical effort en_US
dc.subject Power estimation en_US
dc.subject Modeling en_US
dc.subject CMOS logic gates en_US
dc.title Design of Logical Effort for Worst Case Power Estimation in a CMOS Circuit in 90 nm Technology en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account