DSpace Repository

Automation of clock distribution network design for digital integrated circuits using divide and conquer technique

Show simple item record

dc.contributor.author Gupta, Anu
dc.date.accessioned 2023-02-10T04:03:43Z
dc.date.available 2023-02-10T04:03:43Z
dc.date.issued 2006-07
dc.identifier.uri https://www.sciencedirect.com/science/article/pii/S0167926005000349
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9132
dc.description.abstract One of the most carefully engineered components of a digital integrated circuit is the clock distribution network. A clock is unarguably the most important signal and the network used for its distribution contributes to nearly half of the entire power dissipated by the IC. The design of a clock distribution network requires tremendous resources in terms of time and effort to achieve optimized results. This paper discusses the development of a new algorithm with smaller time complexity for automation of the design of clock distribution network that can greatly reduce the time and effort required, at the same time meeting the conditions set for delays and maximum allowable power dissipation. en_US
dc.language.iso en en_US
dc.publisher Elsevier en_US
dc.subject EEE en_US
dc.subject Clock distribution network en_US
dc.subject Divide and conquer en_US
dc.subject Grid files en_US
dc.subject Network topologies en_US
dc.title Automation of clock distribution network design for digital integrated circuits using divide and conquer technique en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account