DSpace Repository

Novel Method To Implement High Frequency All Digital Phase-Locked Loop On FPGA

Show simple item record

dc.contributor.author Gupta, Anu
dc.date.accessioned 2023-02-10T09:09:09Z
dc.date.available 2023-02-10T09:09:09Z
dc.date.issued 2011
dc.identifier.uri https://nanopdf.com/download/novel-method-to-implement-high-frequency-all-digital-phase_pdf
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9146
dc.description.abstract A programmable FPGA based implementation of ahigh frequency All Digital Phase Locked Loop (ADPLL) based clock generator is presented. The novelty of the design lies in its pipelined loop filter for improving the maximum trackedoutput frequencyup to 70MHz. The whole implementation of ADPLL consumes very low dynamic power of 32mW at highest frequency.The digital controlled oscillator (DCO) generates a clock signal with high frequency. The presented ADPLL has fast acquisition and large pull in range for output frequenciesranging from 10Mhz to 70 Mhz. Loop filter is designed to support high speed operation. The whole design including DCO has been done in synthesizable Verilog. It does not contain any library specific cells. The presented design has been implemented in a xc3s400a-4fg320 Xylinx Spartan FPGA. The maximum lock in time for the ADPLL is39 clock cycles. en_US
dc.language.iso en en_US
dc.subject EEE en_US
dc.subject FPGA en_US
dc.subject Phase - Locked Loop en_US
dc.title Novel Method To Implement High Frequency All Digital Phase-Locked Loop On FPGA en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account