DSpace Repository

Analysis & implementation of ultra low-power 4-bit CLA in subthreshold regime

Show simple item record

dc.contributor.author Gupta, Anu
dc.contributor.author Asati, Abhijit
dc.date.accessioned 2023-02-10T10:05:32Z
dc.date.available 2023-02-10T10:05:32Z
dc.date.issued 2014
dc.identifier.issn https://ieeexplore.ieee.org/document/7054765
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9153
dc.description.abstract The paper presents the analysis and implementation of ultra low-power, low voltage and low area 4-bit carry look ahead adder circuits. Sub-threshold design technique has been used to reduce the power consumption and area while maintaining low complexity of logic design in the proposed circuit. Simulation results illustrate the superiority of the circuits in sub-threshold region against the conventional low power design technique, in terms of power, area and power delay product (PDP). The CLA is implemented on TSMC 0.18μm process models in Cadence Virtuoso Schematic composer with improved driving ability and circuit robustness at 0.4V single ended supply voltage and simulations are carried out on Spectre S. The proposed 4-bit CLA can operate up to 5 MHz and used 0.035 μW of power and occupied an area of 60×92.5 μm 2 . en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject EEE en_US
dc.subject Carry look ahead adder (CLA) en_US
dc.subject Power-delay product (PDP) en_US
dc.subject Sub-threshold en_US
dc.subject Carry ripple adder(CRA) en_US
dc.title Analysis & implementation of ultra low-power 4-bit CLA in subthreshold regime en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account