DSpace Repository

Implementation of high speed energy efficient 4-bit binary CLA based incrementer /decrementer

Show simple item record

dc.contributor.author Gupta, Anu
dc.date.accessioned 2023-02-10T10:08:21Z
dc.date.available 2023-02-10T10:08:21Z
dc.date.issued 2013
dc.identifier.uri https://ieeexplore.ieee.org/abstract/document/6659370
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9154
dc.description.abstract The paper presents the implementation of a high speed energy efficient 4-bit binary CLA based incrementer decrementer. The design methodology is extensively based on static CMOS logic and transmission gate logic to achieve higher operating frequencies, smaller delays and optimized area. This circuit is especially suitable for long bit incrementer/decrementer that can be used in program counter, frequency dividers and address generation unit in microprocessors. Simulation results illustrates that the designed adder has superior performance compared to existing adders in terms of power dissipation and speed. The proposed circuit is implemented on TSMC 0.18μm process model. The measurement results indicate that the proposed 4-bit incrementer/decrementer can operate up to 5GHz with 200x×160 μm 2 optimized area en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject EEE en_US
dc.subject Carry look-ahead adder(CLA) en_US
dc.subject Carry ripple adder(CRA) en_US
dc.subject INC/DEC(Incrementer/decrementor) en_US
dc.title Implementation of high speed energy efficient 4-bit binary CLA based incrementer /decrementer en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account