DSpace Repository

A hardware optimized low power RNM compensated three stage operational amplifier with embedded capacitance multiplier compensation

Show simple item record

dc.contributor.author Gupta, Anu
dc.date.accessioned 2023-02-11T03:56:55Z
dc.date.available 2023-02-11T03:56:55Z
dc.date.issued 2016
dc.identifier.uri https://ieeexplore.ieee.org/document/7593038
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9166
dc.description.abstract This paper proposes a hardware optimized low power three stage compensated operational amplifier with a capability of driving a wide range of capacitive loads ranging from 200pF to 5nF. The amplifier is compensated by implementing Embedded Capacitance Multiplier (CM) Compensation on the outer Miller capacitor of traditional Reverse Nested Miller Compensation (RNMC) with a feed forward stage. This provides a unity gain bandwidth (UGB) greater than 1MHz and phase margin greater than 60° for the range of loads mentioned above. The circuit has a 100uW of DC power dissipation for a 2V supply. The proposed technique uses two compensation capacitances of 1pf and 500fF only. The design achieves a unity gain bandwidth of 9.227MHz at 500pF capacitive load. The simulation is carried for 180nm CMOS technology in Cadence Virtuoso environment. en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject Reverse Nested Miller Compensation en_US
dc.subject Embedded Capacitance Multiplier Compensation en_US
dc.subject Feedforward Stage en_US
dc.subject Phase Margin en_US
dc.subject Unity Gain Bandwidth en_US
dc.title A hardware optimized low power RNM compensated three stage operational amplifier with embedded capacitance multiplier compensation en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account