DSpace Repository

Generic modified Baugh Wooley multiplier

Show simple item record

dc.contributor.author Asati, Abhijit
dc.date.accessioned 2023-03-01T10:05:00Z
dc.date.available 2023-03-01T10:05:00Z
dc.date.issued 2013
dc.identifier.uri https://ieeexplore.ieee.org/abstract/document/6529021
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9411
dc.description.abstract In this paper the structural pattern required to create a generic HDL code for a fast Baugh Wooley multiplier has been described. The ripple carry adder in the final stage of the conventional Baugh Wooley multiplier was replaced by a Linear Carry Select Adder, resulting in a modified Baugh Wooley architecture. The post-synthesis results of the multiplier architecture generated by the synthesis tool for HDL defined multiplication statement was compared with the synthesis results of conventional and as well as the modified Baugh Wooley multipliers for different operand sizes ranging from N=4 to N=60 using 90 nm technology library. The post synthesis results for characteristic parameters such as propagation delay, area and power consumption are compared. The comparison shows that the modified Baugh Wooley architecture is faster than the conventional architecture and the architecture generated by the synthesis tool for HDL defined multiplication statement. The speed improvement becomes significant for larger operand sizes. en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject EEE en_US
dc.subject Generic HDL code en_US
dc.subject Linear Carry Select Adder en_US
dc.title Generic modified Baugh Wooley multiplier en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account