DSpace Repository

Low-Area, High-Throughput Field-Programmable Gate Array Implementation of Microprocessor Without Interlocked Pipeline Stages

Show simple item record

dc.contributor.author Asati, Abhijit
dc.contributor.author Shekhar, Chandra
dc.date.accessioned 2023-03-02T10:12:00Z
dc.date.available 2023-03-02T10:12:00Z
dc.date.issued 2021-12
dc.identifier.uri https://link.springer.com/chapter/10.1007/978-981-16-2761-3_58
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9439
dc.description.abstract Microprocessors without interlocked stages (MIPS) are based on the reduced instruction set computer architecture. These processors have been in use for years and remain in wide use today in applications such as automation, processing, and communication. Many of these applications must be run on smaller, low-cost target boards with limited resources. Field-programmable gate arrays (FPGAs) are also gaining importance in the very large scale integration design flows because their parallel architecture makes them very fast. Some low-cost FPGAs also offer limited on chip resources such as lookup tables and flip flops. Furthermore, high-level synthesis is gaining popularity among designers because it offers a higher level of design abstraction along with continued verification during the design flow. In this paper, we propose a low-area MIPS processor with high throughput. We use high-level synthesis to generate register transfer level code for the 32-bit MIPS core and target the same for Virtex 7 FPGA. We optimize the design for area and performance using selected high-level synthesis directives, which produces results superior to those reported in the literature. en_US
dc.language.iso en en_US
dc.publisher Springer en_US
dc.subject EEE en_US
dc.subject Microprocessor without interlocked stage en_US
dc.subject Field-programmable gate array en_US
dc.subject High-level synthesis en_US
dc.subject Register Transfer Level (RTL) en_US
dc.subject Very large scale integration (VLSI) en_US
dc.title Low-Area, High-Throughput Field-Programmable Gate Array Implementation of Microprocessor Without Interlocked Pipeline Stages en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account