DSpace Repository

Integrated Clock Gating Analysis of TG Based D Flip-Flop for Different Technology Nodes

Show simple item record

dc.contributor.author Asati, Abhijit
dc.date.accessioned 2023-03-02T10:18:39Z
dc.date.available 2023-03-02T10:18:39Z
dc.date.issued 2021-12
dc.identifier.uri https://link.springer.com/chapter/10.1007/978-981-16-2761-3_9
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9440
dc.description.abstract Switching activities in a circuit results in the dynamic power dissipation of a circuit. In this work we investigated power consumption of transmission gate (TG) based D flip-flop designed using different technology nodes and power saving obtained by applying integrated clock gating (ICG) technique to this flip-flop. This work deals with implementation of a transmission gate-based D flip-flop in 3 different technology nodes, viz. 32 nm, 22 nm and 16 nm. The circuit level simulation was carried out using LTSPICE tool. The simulation result of D flip-flop shows power consumption with and without ICG at the different frequencies of operation and different data activity factors at these technology nodes. Although the power dissipation decreases with scaling down the technology node, the additional power saving may be obtained using the ICG approach at higher frequency of operation and high data activity factor, which has been investigated in this research work. en_US
dc.language.iso en en_US
dc.publisher Springer en_US
dc.subject EEE en_US
dc.subject D flip-flop en_US
dc.subject Clock gating en_US
dc.subject Technology en_US
dc.subject LTSPICE en_US
dc.subject Flip-Flops en_US
dc.subject Integrated clock gating (ICG) en_US
dc.title Integrated Clock Gating Analysis of TG Based D Flip-Flop for Different Technology Nodes en_US
dc.type Book chapter en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account