DSpace Repository

An Improved Power Gating Technique with Data Retention and Clock Gating

Show simple item record

dc.contributor.author Asati, Abhijit
dc.date.accessioned 2023-03-02T11:06:23Z
dc.date.available 2023-03-02T11:06:23Z
dc.date.issued 2021
dc.identifier.uri https://ieeexplore.ieee.org/abstract/document/9730489
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9442
dc.description.abstract The design of microelectronic power management circuits offering low power in sleep mode without degrading the performance in normal mode is stringent requirement for electronic systems design for IoT and other low power VLSI applications. The retention flip-flops are used to retain the state of a power gated combinational circuit when it enters in the SLEEP mode. In this research a improved technique to integrate power gating, data retention with additional clock gating is proposed. Further, we have analyzed power gating operation of a 4×4 array multiplier circuit with state retention in SLEEP mode along with additional clock gating operation for 32 nm and 45 nm technology nodes. The power saving analysis of a multiplier with power gating technique considering the sleep activity factor and data input frequency is also presented. en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject EEE en_US
dc.subject Power gating en_US
dc.subject Retention flip flop en_US
dc.subject Clock gating en_US
dc.subject LTSpice en_US
dc.subject SLEEP mode en_US
dc.title An Improved Power Gating Technique with Data Retention and Clock Gating en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account