DSpace Repository

Design and analysis of 6T SRAM cell with NBL write assist technique using FinFET

Show simple item record

dc.contributor.author Chaturvedi, Nitin
dc.date.accessioned 2023-03-15T07:01:33Z
dc.date.available 2023-03-15T07:01:33Z
dc.date.issued 2017
dc.identifier.uri https://ieeexplore.ieee.org/document/8004047
dc.identifier.uri http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9738
dc.description.abstract Using FinFET for designing of SRAM cells has shown a great deal of advantages over planar bulk devices due to the additional control on the gates and due to fully depleted behavior. The improvements have been noted in sub-threshold slope, drive currents, short-channel effects and mismatches. As the memories become denser, the stability of the SRAM cells becomes a point of great concern. This calls for the need of assist circuitry for improving the reliability and stability of the cells. In this work, a write assist technique is discussed to improve the stability of the device. This design decreases the WL CRIT drastically and reduces the write delay of the cell. The simulations have been carried out on HSPICE with 32 nm PTM libraries for FinFET. en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.subject EEE en_US
dc.subject Nanoscale Parabolic FinFET en_US
dc.subject 6T SRAM en_US
dc.subject Negative bit-line voltage en_US
dc.subject Write assist en_US
dc.title Design and analysis of 6T SRAM cell with NBL write assist technique using FinFET en_US
dc.type Article en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account